# **TDA9910** # 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) direct/ultra high IF sampling Rev. 04 — 12 June 2007 **Product data sheet** # 1. General description The TDA9910 is a 12-bit Analog-to-Digital Converter (ADC) optimized for direct Input Frequency (IF) sampling, and supporting the most demanding use conditions in ultra high IF radio transceivers for cellular infrastructure and other applications such as wireless access system, optical networking and fixed telecommunication. Thanks to its broadband input capabilities, the TDA9910 is ideal for single and multiple carriers data conversion. Operating at a maximum sampling rate of 80 Msample/s, analog input signals are converted into 12-bit binary coded digital words. All static digital inputs are CMOS compatible. All output signals are LVCMOS compatible. The TDA9910 offers the most possible flexible acquisition control system thanks to its programmable Complete Conversion Signal (CCS) that allows to adjust the delay of the acquisition clock. Thanks to its internal front-end buffer, the TDA9910 offers the lowest input capacitance (< 1 pF) and therefore the highest flexibility in front-end aliasing filter strategy. #### 2. Features - 12-bit resolution - 90 dB SFDR; 71 dB SNR (f<sub>i</sub> = 225 MHz; f<sub>CLK</sub> = 80 Msample/s; B = 5 MHz) - High-speed sampling rate up to 80 Msample/s - Programmable acquisition output clock (complete conversion signal) - Single 5 V power supply - Binary or two's-complement LVCMOS outputs - Only 2 clock cycles latency - HTQFP48 package - Differential input with 375 MHz bandwidth - 70 dB SFDR; 66.5 dB SNR (f<sub>i</sub> = 175 MHz; f<sub>CLK</sub> = 80 Msample/s; B = Nyquist) - Internal front-end buffer (input capacitance <1 pF)</p> - Full-scale controllable from 1.5 V to 2 V (p-p); continuous scale - 3.3 V LVCMOS compatible digital outputs - CMOS compatible static digital inputs - Industrial temperature range from –40 °C to +85 °C # 3. Applications - 2.5G and 3G cellular base infrastructure radio transceivers - Wireless access systems - Fixed telecommunication - Optical networking - Wireless Local Area Network (WLAN) infrastructure ### 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) # 4. Ordering information Table 1. Ordering information | Type number | Sampling frequency | Package | | | | | |----------------|--------------------|---------|-----------------------------------------------------------------------------------------------------------|----------|--|--| | | (Msample/s) | | Description | Version | | | | TDA9910HW/8/C1 | 80 | HTQFP48 | plastic thermal enhanced thin quad flat package; 48 leads; body $7 \times 7 \times 1$ mm; exposed die pad | SOT545-2 | | | # 5. Block diagram 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) # 6. Pinning information #### 6.1 Pinning # 6.2 Pin description Table 2. Pin description | | | • | | |--------|-----|---------------------|------------------------------------------| | Symbol | Pin | Type <sup>[1]</sup> | Description | | n.c. | 1 | - | not connected | | AGND1 | 2 | G | analog ground 1 | | IN | 3 | I | analog input voltage | | CMADC | 4 | 0 | regulator common mode ADC output | | INN | 5 | I | complementary analog input voltage | | AGND1 | 6 | G | analog ground 1 | | DEC | 7 | I/O | decoupling node | | n.c. | 8 | - | not connected | | FSOUT | 9 | 0 | full-scale reference voltage output | | FSIN | 10 | I | full-scale reference voltage input | | n.c. | 11 | - | not connected | | n.c. | 12 | - | not connected | | n.c. | 13 | - | not connected | | DEL1 | 14 | I | complete conversion signal delay input 1 | # 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) Table 2. Pin description ...continued | | 4000. | iptionoon | | |------------------------|--------------------|-----------|---------------------------------------------------------| | Symbol | Pin | Type[1] | Description | | DEL0 | 15 | 1 | complete conversion signal delay input 0 | | V <sub>CCD2(5V0)</sub> | 16 | Р | digital supply voltage 2 (5.0 V) | | DGND2 | 17 | G | digital ground 2 | | CE_N | 18 | I | chip enable input (CMOS level; active LOW) | | OTC | 19 | I | control input for two's complement output (active HIGH) | | OGND | 20 | G | data output ground | | $V_{\text{CCO(3V3)}}$ | 21 | Р | data output supply voltage (3.3 V) | | OGND | 22 | G | data output ground | | $V_{\text{CCO(3V3)}}$ | 23 | Р | data output supply voltage (3.3 V) | | IR | 24 | 0 | in-range output | | D11 | 25 | 0 | data output bit 11 (MSB) | | D10 | 26 | 0 | data output bit 10 | | D9 | 27 | 0 | data output bit 9 | | D8 | 28 | 0 | data output bit 8 | | D7 | 29 | 0 | data output bit 7 | | D6 | 30 | 0 | data output bit 6 | | D5 | 31 | 0 | data output bit 5 | | D4 | 32 | 0 | data output bit 4 | | D3 | 33 | 0 | data output bit 3 | | D2 | 34 | 0 | data output bit 2 | | D1 | 35 | 0 | data output bit 1 | | D0 | 36 | 0 | data output bit 0 (LSB) | | CCS | 37 | 0 | complete conversion signal output | | DGND1 | 38 | G | digital ground 1 | | CLKN | 39 | I | complementary clock input | | CLK | 40 | I | clock input | | V <sub>CCD1(5V0)</sub> | 41 | Р | digital supply voltage 1 (5.0 V) | | DGND1 | 42 | G | digital ground 1 | | AGND2 | 43 | G | analog ground 2 | | V <sub>CCA2(5V0)</sub> | 44 | Р | analog supply voltage 2 (5.0 V) | | V <sub>CCA1(5V0)</sub> | 45 | Р | analog supply voltage 1 (5.0 V) | | AGND1 | 46 | G | analog ground 1 | | V <sub>CCA1(5V0)</sub> | 47 | Р | analog supply voltage 1 (5.0 V) | | AGND1 | 48 | G | analog ground 1 | | DGND | exposed<br>die pad | G | digital ground | | | | | | <sup>[1]</sup> P: power supply; G: ground; I: input; O: output. #### 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) # 7. Limiting values Table 3. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | | | 0 , , | , | | | |--------------------------------------|--------------------------------------------|--------------------|-------------------|----------------------|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | $V_{CCA}$ | analog supply voltage | | <u>[1]</u> –0.5 | +7.0 | V | | V <sub>CCD</sub> | digital supply voltage | | <u>[1]</u> –0.5 | +7.0 | V | | V <sub>CCO</sub> | output supply voltage | | [ <u>2</u> ] -0.5 | +5.0 | V | | $\Delta V_{CC}$ | supply voltage difference | | | | | | | V <sub>CCA</sub> – V <sub>CCD</sub> | | -1.0 | +1.0 | V | | | V <sub>CCD</sub> - V <sub>CCO</sub> | | -1.0 | +4.0 | V | | | V <sub>CCA</sub> – V <sub>CCO</sub> | | -1.0 | +4.0 | V | | $V_{i(IN)}, V_{i(INN)}$ | input voltage | referenced to AGND | 0 | V <sub>CCA</sub> + 1 | V | | V <sub>CLK</sub> , V <sub>CLKN</sub> | input voltage for differential clock drive | referenced to DGND | 0 | V <sub>CCD</sub> + 1 | V | | Io | output current | | - | 10 | mΑ | | T <sub>stg</sub> | storage temperature | | -55 | +150 | °C | | T <sub>amb</sub> | ambient temperature | | -40 | +85 | °C | | Tj | junction temperature | | - | 150 | °C | | | | | | | | <sup>[1]</sup> The supply voltages $V_{CCA}$ and $V_{CCD}$ may have any value between -0.5 V and +7.0 V provided that the supply voltage differences $\Delta V_{CC}$ are respected. #### 8. Thermal characteristics Table 4. Thermal characteristics | Symbol | Parameter | Conditions | | Тур | Unit | |----------------------|---------------------------------------------|------------|------------|------|------| | $R_{th(j-a)}$ | thermal resistance from junction to ambient | | [1] | 36.2 | K/W | | R <sub>th(j-c)</sub> | thermal resistance from junction to case | | <u>[1]</u> | 14.3 | K/W | <sup>[1]</sup> In compliance with JEDEC test board, in free air. Product data sheet Rev. 04 — 12 June 2007 5 of 21 <sup>[2]</sup> The supply voltage $V_{CCO}$ may have any value between -0.5 V and +5.0 V provided that the supply voltage differences $\Delta V_{CC}$ are respected. 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) ### 9. Characteristics #### Table 5. Characteristics $V_{CCA} = 4.75 \ V \ to \ 5.25 \ V; \ V_{CCD} = 4.75 \ V \ to \ 5.25 \ V; \ V_{CCO} = 2.7 \ V \ to \ 3.6 \ V; \ AGND \ and \ DGND \ shorted \ together; \ T_{amb} = -40 \ ^{\circ}C$ $to \ +85 \ ^{\circ}C; \ V_{i(IN)} - V_{i(INN)} = -0.5 \ dBFS; \ V_{FSIN} = V_{CCA} - 1.87 \ V; \ V_{i(CM)} = V_{CCA} - 1.95 \ V; \ typical \ values \ measured \ at$ $V_{CCA} = V_{CCD} = 5 \ V, \ V_{CCO} = 3.3 \ V, \ T_{amb} = 25 \ ^{\circ}C \ and \ C_L = 10 \ pF; \ unless \ otherwise \ specified.$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------|----------------------|------------------------|------------------------|-----------| | Supplies | | | | | | | | $V_{CCA}$ | analog supply voltage | | 4.75 | 5.0 | 5.25 | V | | $V_{CCD}$ | digital supply voltage | | 4.75 | 5.0 | 5.25 | V | | V <sub>CCO</sub> | output supply voltage | | 2.7 | 3.3 | 3.6 | V | | I <sub>CCA</sub> | analog supply current | | - | 120 | 135 | mA | | I <sub>CCD</sub> | digital supply current | | - | 50 | 65 | mA | | I <sub>cco</sub> | output supply current | $f_{CLK} = 80 \text{ Msample/s};$<br>$f_i = 93 \text{ MHz}$ | - | 10 | 15 | mA | | P <sub>tot</sub> | total power dissipation | f <sub>CLK</sub> = 80 Msample/s;<br>DC input | - | 840 | 990 | mW | | Clock inpu | its: pins CLK and CLKN[2 | 1 | | | | | | V <sub>IL</sub> | LOW-level input voltage | referenced to DGND;<br>V <sub>CCD</sub> = 5 V | | | | | | | | PECL mode | 3.19 | - | 3.52 | V | | | | TTL mode | DGND | - | 0.8 | V | | V <sub>IH</sub> HIGH-level input voltag | | referenced to DGND;<br>V <sub>CCD</sub> = 5 V | | | | | | | | PECL mode | 3.83 | - | 4.12 | V | | | | TTL mode | 2.0 | - | $V_{CCD}$ | V | | I <sub>IL</sub> LOW-level input curr | LOW-level input current | V <sub>CLK</sub> or<br>V <sub>CLKN</sub> = 3.52 V | [1] - | - | 28 | μΑ | | | | V <sub>CLK</sub> or<br>V <sub>CLKN</sub> = 0.80 V | 1 | - | - | nA | | I <sub>IH</sub> | HIGH-level input current | V <sub>CLK</sub> or<br>V <sub>CLKN</sub> = 3.83 V | - | - | 30 | μΑ | | | | V <sub>CLK</sub> or<br>V <sub>CLKN</sub> = 2.00 V | 2 | - | - | nA | | $\Delta V_{CLK}$ | differential AC input voltage for switching (V <sub>CLK</sub> – V <sub>CLKN</sub> ) | AC mode; DC voltage level is 2.5 V | 1.3 | 1.5 | 1.7 | V | | R <sub>i</sub> | input resistance | f <sub>CLK</sub> = 80 Msample/s | [1] - | 6.3 | - | kΩ | | C <sub>i</sub> | input capacitance | f <sub>CLK</sub> = 80 Msample/s | [1] - | 1.1 | - | pF | | Analog in | outs: pins IN and INN | | | | | | | I <sub>IL</sub> | LOW-level input current | $V_{FSIN} = V_{CCA} - 1.75 \text{ V}$ | - | 5 | - | μΑ | | IH | HIGH-level input current | $V_{FSIN} = V_{CCA} - 1.75 \text{ V}$ | - | 5 | - | μΑ | | R <sub>i</sub> | input resistance | | [1] 6.3 | - | - | $M\Omega$ | | C <sub>i</sub> | input capacitance | | [1] - | - | 700 | fF | | $V_{i(CM)}$ | common mode input voltage | $V_{i(IN)} = V_{i(INN)};$<br>output code = 2047 | V <sub>CCA</sub> – 2 | V <sub>CCA</sub> – 1.8 | V <sub>CCA</sub> – 1.6 | V | #### 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) Table 5. Characteristics ...continued $V_{CCA}$ = 4.75 V to 5.25 V; $V_{CCD}$ = 4.75 V to 5.25 V; $V_{CCO}$ = 2.7 V to 3.6 V; AGND and DGND shorted together; $T_{amb}$ = -40 °C to +85 °C; $V_{i(IN)}$ - $V_{i(INN)}$ = -0.5 dBFS; $V_{FSIN}$ = $V_{CCA}$ - 1.87 V; $V_{i(CM)}$ = $V_{CCA}$ - 1.95 V; typical values measured at $V_{CCA}$ = $V_{CCD}$ = 5 V, $V_{CCO}$ = 3.3 V, $T_{amb}$ = 25 °C and $C_L$ = 10 pF; unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|-------------------------------|-------------------------------------------------------------------------------------------------------|------------------------|-------------------------|----------------------|------| | Digital inp | outs: pins OTC and CE_N | | | | | | | V <sub>IL</sub> | LOW-level input voltage | | DGND | - | $0.3 \times V_{CCD}$ | V | | V <sub>IH</sub> | HIGH-level input voltage | | $0.7 \times V_{CCD}$ | - | $V_{CCD}$ | V | | I <sub>IL</sub> | LOW-level input current | $V_{IL} = 0.8 V$ | - | 1 | - | μΑ | | I <sub>IH</sub> | HIGH-level input current | V <sub>IH</sub> = 2.0 V | - | 1 | - | μΑ | | Digital inp | outs: pins DEL0 and DEL1 | | | | | | | V <sub>IL</sub> | LOW-level input voltage | | DGND | - | $0.3 \times V_{CCD}$ | V | | V <sub>IH</sub> | HIGH-level input voltage | | $0.7 \times V_{CCD}$ | - | $V_{CCD}$ | V | | I <sub>IL</sub> | LOW-level input current | V <sub>IL</sub> = 0.8 V | - | 8 | - | μΑ | | I <sub>IH</sub> | HIGH-level input current | V <sub>IH</sub> = 2.0 V | - | 20 | - | μΑ | | Voltage co | ontrolled regulator output | : pin CMADC | | | | | | V <sub>o(CM)</sub> | common mode output | $I_L = 0 \text{ mA}$ | - | V <sub>CCA</sub> – 1.88 | - | V | | | voltage | I <sub>L</sub> = 2 mA | - | V <sub>CCA</sub> - 1.95 | - | V | | Reference | e voltage input: pin FSIN[3 | 1 | | | | | | $V_{FSIN}$ | full-scale fixed voltage | | - | V <sub>CCA</sub> - 1.80 | - | V | | I <sub>FSIN</sub> | input current | | - | 0.1 | - | μΑ | | $V_{i(p-p)}$ | peak-to-peak input<br>voltage | see Figure 5;<br>$V_i = \overline{V_{i(IN)} - V_{i(INN)}};$<br>$V_{i(CM)} = V_{CCA} - 1.95 \text{ V}$ | - | 1.85 | - | V | | Full-scale | voltage controlled regula | tor output: pin FSOUT | | | | | | V <sub>o(ref)</sub> | 1.9 V full-scale output | $I_L = I_{FSIN}$ | - | V <sub>CCA</sub> – 1.80 | - | V | | | voltage | $I_L = 2 \text{ mA}$ | - | V <sub>CCA</sub> – 1.82 | - | V | | Digital ou | tputs: pins D11 to D0, IR | and CCS | | | | | | Output lev | els | | | | | | | V <sub>OL</sub> | LOW-level output voltage | $I_{OL} = 2 \text{ mA}$ | DGND | - | DGND + 0.5 | V | | $V_{OH}$ | HIGH-level output voltage | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CCO</sub> - 0.5 | - | V <sub>CCO</sub> | V | | l <sub>OZ</sub> | output current in 3-state | output level between 0.5 V and V <sub>CCO</sub> | -0.1 | 0 | +0.1 | μΑ | | Timing[4] | | | | | | | | t <sub>d(s)</sub> | sampling delay time | C <sub>L</sub> = 10 pF | - | 0.1 | 0.24 | ns | | t <sub>h(o)</sub> | output hold time | C <sub>L</sub> = 10 pF | 2.6 | 3.8 | - | ns | | t <sub>d(o)</sub> | output delay time | C <sub>L</sub> = 10 pF | - | 4.7 | 7.8 | ns | | 3-state ou | tput delay | | | | | | | t <sub>dZH</sub> | enable HIGH | | - | 3.6 | - | ns | | t <sub>dZL</sub> | enable LOW | | - | 3.9 | - | ns | | t <sub>dHZ</sub> | disable HIGH | | - | 9.2 | - | ns | | $t_{dLZ}$ | disable LOW | | - | 7.2 | - | ns | #### 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) Table 5. Characteristics ...continued $V_{CCA}$ = 4.75 V to 5.25 V; $V_{CCD}$ = 4.75 V to 5.25 V; $V_{CCO}$ = 2.7 V to 3.6 V; AGND and DGND shorted together; $T_{amb}$ = -40 °C to +85 °C; $V_{i(IN)}$ - $V_{i(INN)}$ = -0.5 dBFS; $V_{FSIN}$ = $V_{CCA}$ - 1.87 V; $V_{i(CM)}$ = $V_{CCA}$ - 1.95 V; typical values measured at $V_{CCA}$ = $V_{CCD}$ = 5 V, $V_{CCO}$ = 3.3 V, $T_{amb}$ = 25 °C and $C_L$ = 10 pF; unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----|------------|-----|-----------| | Clock timi | ng inputs: pins CLK and | CLKN | | | | | | δ | duty cycle | f <sub>CLK</sub> = 80 Msample/s;<br>f <sub>i</sub> = 175 MHz | 45 | - | 55 | % | | f <sub>CLK(min)</sub> | minimum clock frequency | | - | - | 9.5 | Msample/s | | f <sub>CLK(max)</sub> | maximum clock<br>frequency | δ = 45 % to 55 % | 80 | - | - | Msample/s | | Timing co | mplete conversion signal | : pin CCS; see Figure 6 | | | | | | t <sub>cd(o)</sub> | complete conversion signal delay time | $C_L = 10 \text{ pF};$<br>DEL0 = LOW;<br>DEL1 = HIGH | - | 0.3 | - | ns | | | | $C_L = 10 \text{ pF};$<br>DEL0 = HIGH;<br>DEL1 = LOW | - | 1.3 | - | ns | | | | C <sub>L</sub> = 10 pF;<br>DEL0 = HIGH;<br>DEL1 = HIGH | - | 2.3 | - | ns | | Analog sig | gnal processing (clock du | ity cycle 50 %) | | | | | | INL | integral non-linearity | f <sub>CLK</sub> = 20 Msample/s;<br>f <sub>i</sub> = 21.4 MHz | - | ±2.0 | - | LSB | | DNL | differential non-linearity | f <sub>CLK</sub> = 20 Msample/s;<br>f <sub>i</sub> = 21.4 MHz; no<br>missing code<br>guaranteed | - | ±0.6 | - | LSB | | E <sub>offset</sub> | offset error | $V_{CCA} = V_{CCD} = 5 \text{ V};$<br>$V_{CCO} = 3.3 \text{ V};$<br>$T_{amb} = 25 ^{\circ}\text{C};$<br>output code = 2047 | -4 | +8 | +24 | mV | | E <sub>G</sub> | gain error amplitude<br>(spread from device to<br>device) | $V_{CCA} = V_{CCD} = 5 \text{ V};$<br>$V_{CCO} = 3.3 \text{ V};$<br>$T_{amb} = 25 \text{ °C}$ | - | 2.5 | - | %FS | | В | analog bandwidth[5] | f <sub>CLK</sub> = 80 Msample/s;<br>-3 dB; full-scale input | 320 | 375 | - | MHz | | $\alpha_{2H}$ | second harmonic level | $f_i = 21.4 \text{ MHz}$ | - | <b>-79</b> | - | dBc | | | | f <sub>i</sub> = 93 MHz | - | -78 | - | dBc | | | | f <sub>i</sub> = 175 MHz | - | -74 | - | dBc | | $\alpha_{3H}$ | third harmonic level | $f_i = 21.4 \text{ MHz}$ | - | -84 | - | dBc | | | | $f_i = 93 \text{ MHz}$ | - | -80 | - | dBc | | | | $f_i = 175 \text{ MHz}$ | - | -76 | - | dBc | | THD | total harmonic | $f_i = 21.4 \text{ MHz}$ | - | <b>-75</b> | - | dBc | | | distortion[6] | $f_i = 93 \text{ MHz}$ | - | -73 | - | dBc | | | | f <sub>i</sub> = 175 MHz | - | -68 | - | dBc | | $N_{th(RMS)}$ | RMS thermal noise | $V_{i(IN)} = V_{i(INN)};$<br>$f_{CLK} = 80 \text{ Msample/s}$ | - | 0.45 | - | LSB | #### 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) Table 5. Characteristics ... continued $V_{CCA} = 4.75 \text{ V}$ to 5.25 V; $V_{CCD} = 4.75 \text{ V}$ to 5.25 V; $V_{CCO} = 2.7 \text{ V}$ to 3.6 V; AGND and DGND shorted together; $T_{amb} = -40 \,^{\circ}\text{C}$ to $+85 \,^{\circ}\text{C}$ ; $V_{i(IN)} - V_{i(INN)} = -0.5 \,\text{dBFS}$ ; $V_{FSIN} = V_{CCA} - 1.87 \,\text{V}$ ; $V_{i(CM)} = V_{CCA} - 1.95 \,\text{V}$ ; typical values measured at $V_{CCA} = V_{CCD} = 5 \,\text{V}$ , $V_{CCO} = 3.3 \,\text{V}$ , $T_{amb} = 25 \,^{\circ}\text{C}$ and $C_L = 10 \,\text{pF}$ ; unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|----------------------------------|--------------------------------------------------------------------|-----|------|-----|------| | SNR s | signal-to-noise ratio[7] | $f_i = 21.4 \text{ MHz}$ | - | 67.4 | - | dBc | | | | f <sub>i</sub> = 93 MHz | 63 | 67.2 | - | dBc | | | | f <sub>i</sub> = 175 MHz | - | 66.5 | - | dBc | | SFDR | spurious free dynamic | $f_i = 21.4 \text{ MHz}$ | - | 76 | - | dBc | | | range | f <sub>i</sub> = 93 MHz | 68 | 78 | - | dBc | | | | f <sub>i</sub> = 175 MHz | - | 74 | • | dBc | | ACPR | adjacent channel power rejection | f <sub>i</sub> = 93 MHz; 5 MHz<br>channel spacing;<br>B = 3.84 MHz | - | 70 | - | dB | | () | second order intermodulation | $f_{i1} = 21 \text{ MHz};$<br>$f_{i2} = 22 \text{ MHz}$ | - | -89 | - | dBFS | | | distortion <sup>[8]</sup> | $f_{i1} = 91.5 \text{ MHz};$<br>$f_{i2} = 94.5 \text{ MHz}$ | - | -86 | - | dBFS | | | | $f_{i1} = 174 \text{ MHz};$<br>$f_{i2} = 176 \text{ MHz}$ | - | -83 | - | dBFS | | d3 <sub>(IM3)</sub> | third order<br>intermodulation | $f_{i1} = 21 \text{ MHz};$<br>$f_{i2} = 22 \text{ MHz}$ | - | -88 | - | dBFS | | | distortion <sup>[8]</sup> | $f_{i1} = 91.5 \text{ MHz};$<br>$f_{i2} = 93.5 \text{ MHz}$ | - | -82 | - | dBFS | | | | f <sub>i1</sub> = 174 MHz;<br>f <sub>i2</sub> = 176 MHz | - | -83 | - | dBFS | - [1] Guaranteed by design. - [2] The circuit has two clock inputs: CLK and CLKN. There are 5 modes of operation: - a) PECL mode 1: (DC levels vary 1:1 with V<sub>CCD</sub>) CLK and CLKN inputs are at differential PECL levels. - b) PECL mode 2: (DC levels vary 1:1 with V<sub>CCD</sub>) CLK input is at PECL level and sampling is taken on the falling edge of the clock input signal. A DC level of 3.65 V has to be applied on CLKN decoupled to GND via a 100 nF capacitor. - c) PECL mode 3: (DC levels vary 1:1 with V<sub>CCD</sub>) CLKN input is at PECL level and sampling is taken on the rising edge of the clock input signal. A DC level of 3.65 V has to be applied on CLK decoupled to GND via a 100 nF capacitor. - d) Differential AC driving mode 4: When driving the CLK input directly and with any AC signal of minimum 1 V (p-p) and with a DC level of 2.5 V, the sampling takes place at the falling edge of the clock signal. When driving the CLKN input with the same signal, sampling takes place at the rising edge of the clock signal. It is recommended to decouple the CLKN or CLK input to DGND via a 100 nF capacitor. - e) TTL mode 5: CLK input is at TTL level and sampling is taken on the falling edge of the clock input signal. In that case CLKN pin has to be connected to the ground. - [3] The ADC input range can be adjusted with an external reference connected to FSIN pin. This voltage has to be referenced to V<sub>CCA</sub>. - [4] Output data acquisition: the output data is available after the maximum delay of t<sub>d(o)</sub>. - [5] The –3 dB analog bandwidth is determined by the 3 dB reduction in the reconstructed output, the input being a full-scale sine wave. - [6] The total harmonic distortion is obtained with the addition of the first five harmonics. - [7] The signal-to-noise ratio takes into account all harmonics above five and noise up to Nyquist frequency. - [8] Intermodulation measured relative to either tone with analog input frequencies f<sub>i1</sub> and f<sub>i2</sub>. The two input signals have the same amplitude and the total amplitude of both signals provides full-scale to the converter (–6 dB below full-scale for each input signal). d3<sub>(IM3)</sub> is the ratio of the RMS value of either input tone to the RMS value of the worst case third order intermodulation product; d2<sub>(IM2)</sub> is the ratio of the RMS value of either input tone to the RMS value of the worst case second order intermodulation product. #### 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) **Table 6.** Output coding with differential inputs $V_{i(INN)} - V_{i(INN)} = 1.9 \text{ V}; V_{FSIN} = V_{CCA1} - 1.87 \text{ V}; typical values to AGND.}$ | , , | , | | | | | |-----------|------------------------|-------------------------|-----|----------------------------|--------------------------------------| | Code | V <sub>i(IN)</sub> (V) | V <sub>i(INN)</sub> (V) | IR | Binary outputs (D11 to D0) | Two's complement outputs (D11 to D0) | | Underflow | < 2.675 | > 3.625 | 0 | 0000 0000 0000 | 1000 0000 0000 | | 0 | 2.675 | 3.625 | 1 | 0000 0000 0000 | 1000 0000 0000 | | 1 | - | - | 1 | 0000 0000 0001 | 1000 0000 0001 | | ••• | | | ••• | | | | 2047 | 3.15 | 3.15 | 1 | 0111 1111 1111 | 1111 1111 1111 | | | | | | | | | 4094 | - | - | 1 | 1111 1111 1110 | 0111 1111 1110 | | 4095 | 3.625 | 2.675 | 1 | 1111 1111 1111 | 0111 1111 1111 | | Overflow | > 3.625 | < 2.675 | 0 | 1111 1111 1111 | 0111 1111 1111 | Table 7. Mode selection | Two's complement output (OTC) | Chip enable input (CE_N) | Data output (D0 to D11; IR) | |-------------------------------|--------------------------|-----------------------------| | 0 | 0 | binary; active | | 1 | 0 | two's complement; active | | X[1] | 1 | high-impedance | [1] X = don't care. #### 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) The TDA9910 allows to modify the ADC full-scale. This could be done with FSIN (full-scale input) according to Figure 5. #### 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) The TDA9910 generates an adjustable clock output called Complete Conversion Signal (CCS), which can be used to control the acquisition of converted output data by the digital circuit connected to the TDA9910 output data bus. Two logic inputs, DEL0 and DEL1 pins, allow to adjust the delay of the edge of the CCS signal to achieve an optimal position in the stable, usable zone of the data. Table 8. Complete conversion signal selection | DEL1 | DEL0 | CCS output | |------|------|------------------------------| | 0 | 0 | high-impedance | | 0 | 1 | active, typical delay 0.3 ns | | 1 | 0 | active, typical delay 1.3 ns | | 1 | 1 | active, typical delay 2.3 ns | 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) #### 10. Definitions #### 10.1 Static parameters #### 10.1.1 INL (integral non-linearity) It is defined as the deviation of the transfer function from a best fit straight line (linear regression computation). The INL of the code i is obtained from the equation: $$INL(i) = \frac{V_{in}(i) - V_{in}(ideal)}{S}$$ where: S is corresponding to the slope of the ideal straight line (code width); i is corresponding to the code value; V<sub>in</sub> is the input voltage. #### 10.1.2 DNL (differential non-linearity) It is the deviation in code width from the value of 1 LSB. $$DNL(i) = \frac{V_{in}(i+1) - V_{in}(i)}{S}$$ where: $V_{in}$ is the input voltage; i from 0 to $(2^n - 2)$ . #### 10.2 Dynamic parameters <u>Figure 7</u> shows the spectrum of a single tone full-scale input sine wave with frequency $f_t$ , conforming to coherent sampling ( $f_t/f_s = M/N$ , with M number of cycles and N number of samples, M and N being relatively prime), and digitized by the ADC under test. #### 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) **Remark:** In the following equations, P<sub>noise</sub> is the power of the terms which include the effects of random noise, non-linearities, sampling time errors, and 'quantization noise'. #### 10.2.1 SINAD (signal-to-noise and distortion) The ratio of the output signal power to the noise plus distortion power for a given sample rate and input frequency, excluding the DC component: $$SINAD[dB] = 10log_{10} \left( \frac{P_{signal}}{P_{noise + distortion}} \right)$$ #### 10.2.2 ENOB (effective number of bits) It is derived from SINAD and gives the theoretical resolution an ideal ADC would require to obtain the same SINAD measured on the real ADC. A good approximation gives: $$ENOB = \frac{SINAD - 1.76}{6.02}$$ #### 10.2.3 THD (total harmonic distortion) The ratio of the power of the harmonics to the power of the fundamental. For k-1 harmonics the THD is: $$THD[dB] = 10log_{10} \left( \frac{P_{harmonics}}{P_{signal}} \right)$$ where: $$P_{harmonics} = a_2^2 + a_3^2 + \dots + a_k^2$$ $$P_{signal} = a_1^2$$ The value of k is usually 6 (i.e. calculation of THD is done on the first 5 harmonics). #### 10.2.4 SNR (signal-to-noise ratio) The ratio of the output signal power to the noise power, excluding the harmonics and the DC component is: $$SNR[dB] = 10log_{10} \left( \frac{P_{signal}}{P_{noise}} \right)$$ #### 10.2.5 SFDR (spurious free dynamic range) The number SFDR specifies available signal range as the spectral distance between the amplitude of the fundamental and the amplitude of the largest spurious harmonic and non-harmonic, excluding DC component: $$SFDR[dB] = 20log_{10}\left(\frac{a_1}{max(S)}\right)$$ 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) #### 10.2.6 IMD2 (IMD3) From a dual tone input sinusoid ( $f_{t1}$ and $f_{t2}$ , these frequencies being chosen according to the coherence criterion), the intermodulation distortion products IMD2 and IMD3 (respectively, 2nd and 3rd order components) are defined, as follows. The ratio of the RMS value of either tone to the RMS value of the worst second (third) order intermodulation product. The total InterModulation Distortion (IMD) is given by: $$IMD[dB] = 10log_{10} \left( \frac{P_{intermod}}{P_{signal}} \right)$$ where: $$\begin{split} P_{intermod} &= a_{im(f_{tl}-f_{t2})}^2 - a_{im(f_{tl}+f_{t2})}^2 + a_{im(f_{tl}-2f_{t2})}^2 + a_{im(f_{tl}+2f_{t2})}^2 + \dots \\ & \dots + a_{im(2f_{tl}-f_{t2})}^2 + a_{im(2f_{tl}+f_{t2})}^2 \end{split}$$ with $a_{im(f_{tl})}^2$ corresponding to the power in the intermodulation component at frequency $f_t$ . $$P_{signal} = a_{f,i}^2 + a_{f,i}^2$$ 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) ### 11. Application information #### 11.1 TDA9910 in 3G radio receivers The TDA9910 has been proven in many 3G radio receivers with various operating conditions regarding Input Frequency (IF), signal IF bandwidth and sampling frequency. The TDA9910 provides with a maximum analog input signal frequency of 400 MHz. It allows a significant cost-down of the RF front-end, from two mixers to only one, even in multi-carriers architecture. <u>Table 9</u> describes some possible applications with the TDA9910 in high IF sampling mode. | Table 9. | Examples of | possible f <sub>i</sub> , | f <sub>CLK</sub> , IF | BW | combinations | supported | |----------|-------------|---------------------------|-----------------------|----|--------------|-----------| |----------|-------------|---------------------------|-----------------------|----|--------------|-----------| | f <sub>i</sub> (MHz) | f <sub>CLK</sub> (Msample/s) | IF BW (MHz)[1] | SNR (dB) | SFDR (dBc) | |----------------------|------------------------------|----------------|----------|------------| | 350 | 80 | 5.00 | 65 | 71 | | 243.95 | 9.60 | 0.25 | 71 | 80 | | 96 | 76.80 | 1.60 | 72 | 76 | | 96 | 76.80 | 4.80 | 71 | 77 | | 96 | 76.80 | 20.00 | 68 | 76 | | 80 | 61.44 | 10.00 | 70 | 85 | | 78.4 | 44.80 | 3.50 | 71 | 76 | | 70 | 40.00 | 1.25 | 72 | 79 | <sup>[1]</sup> IF bandwidth corresponds to the observed area on the ADC output spectrum. For a dual carrier W-CDMA receiver, the most important parameters are sensitivity and Adjacent Channel Selectivity (ACS). The sensitivity is defined as the lowest detectable signal level. In W-CDMA, it can be far below the noise floor. This difference, between the sensitivity and the noise floor, is defined by the Sensitivity-to-Noise Ratio (SENR). Its value is negative due to the gain processing. The Adjacent Channel Power Ratio (ACPR) is the difference between the full-scale -3 dB peak and the noise floor. It represents the ratio of the adjacent-channel power and the average power level of the channel. The ACS is defined by the sum of SENR and ACPR. 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) # 11.2 Application diagram 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) # 12. Package outline # HTQFP48: plastic thermal enhanced thin quad flat package; 48 leads; body 7 x 7 x 1 mm; exposed die pad SOT545-2 #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | REFERENCES | | | | EUROPEAN | IOOUE DATE | | |----------|------------|--------|-------|--|------------|---------------------------------|--| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | | SOT545-2 | | MS-026 | | | | <del>03-04-07</del><br>04-01-29 | | Fig 11. Package outline SOT545-2 (HTQFP48) # 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) # 13. Revision history #### Table 10. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | | |-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------|------------|--|--| | TDA9910_4 | 20070612 | Product data sheet | - | TDA9910_3 | | | | Modifications: | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity<br/>guidelines of NXP Semiconductors.</li> </ul> | | | | | | | | <ul> <li>Legal texts have been adapted to the new company name where appropriate.</li> </ul> | | | | | | | | <ul> <li>Section 2 "Features": updated second feature</li> </ul> | | | | | | | | Type number TDA9910HW/6 removed from the data sheet | | | | | | | | <ul> <li>Section 7 "Limiting values": output current Max. value updated</li> </ul> | | | | | | | | Section 9 "Characteristics": values updated | | | | | | | | • Figure 4: updated | | | | | | | | • Figure 5: updated | | | | | | | TDA9910_3 | 20060517 | Preliminary data sheet | - | TDA9910_2 | | | | TDA9910_2<br>(9397 750 14418) | 20041209 | Objective data sheet | - | TDA9910_1 | | | | TDA9910_1<br>(9397 750 12905) | 20041008 | Objective data sheet | - | - | | | #### 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) # 14. Legal information #### 14.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 14.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. #### 14.3 Disclaimers **General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. **No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. #### 14.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. #### 15. Contact information For additional information, please visit: http://www.nxp.com For sales office addresses, send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a> ### 12-bit, up to 80 Msample/s, Analog-to-Digital Converter (ADC) ### 16. Contents | 1 | General description | . 1 | |--------|----------------------------------------|-----| | 2 | Features | 1 | | 3 | Applications | 1 | | 4 | Ordering information | 2 | | 5 | Block diagram | 2 | | 6 | Pinning information | 3 | | 6.1 | Pinning | 3 | | 6.2 | Pin description | | | 7 | Limiting values | 5 | | 8 | Thermal characteristics | 5 | | 9 | Characteristics | 6 | | 10 | Definitions | 13 | | 10.1 | Static parameters | 13 | | 10.1.1 | INL (integral non-linearity) | 13 | | 10.1.2 | DNL (differential non-linearity) | 13 | | 10.2 | Dynamic parameters | 13 | | 10.2.1 | SINAD (signal-to-noise and distortion) | 14 | | 10.2.2 | ENOB (effective number of bits) | 14 | | 10.2.3 | THD (total harmonic distortion) | 14 | | 10.2.4 | SNR (signal-to-noise ratio) | 14 | | 10.2.5 | SFDR (spurious free dynamic range) | 14 | | 10.2.6 | IMD2 (IMD3) | 15 | | 11 | | 16 | | 11.1 | TDA9910 in 3G radio receivers | 16 | | 11.2 | Application diagram | 17 | | 12 | Package outline | 18 | | 13 | Revision history | 19 | | 14 | Legal information | 20 | | 14.1 | Data sheet status | 20 | | 14.2 | Definitions | 20 | | 14.3 | Disclaimers | 20 | | 14.4 | Trademarks | 20 | | 15 | Contact information | 20 | | 16 | Contents | 21 | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2007. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 12 June 2007 Document identifier: TDA9910\_4